SCES038D - JULY 1995 - REVISED FEBRUARY 1999 - Member of the Texas Instruments Widebus ™ Family - EPIC ™ (Enhanced-Performance Implanted CMOS) Submicron Process - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per JESD 17 - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages #### description This 18-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V $V_{CC}$ operation. The SN74ALVCH16823 features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers. The SN74ALVCH16823 can be used as two 9-bit flip-flops or one 18-bit flip-flop. With the clock-enable (CLKEN) input low, the D-type flip-flops enter data on the low-to-high transitions of the clock. Taking CLKEN high disables the clock buffer, thus latching the outputs. Taking the clear (CLR) input low causes the Q outputs to go low independently of the clock. #### DGG OR DL PACKAGE (TOP VIEW) A buffered output-enable ( $\overline{OE}$ ) input can be used to place the nine outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. The output-enable $(\overline{OE})$ input does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVCH16823 is characterized for operation from –40°C to 85°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC and Widebus are trademarks of Texas Instruments Incorporated. ### FUNCTION TABLE (each 9-bit flip-flop) | | OUTPUT | | | | | |----|--------|-------|------------|---|----------------| | OE | CLR | CLKEN | CLK | D | Q | | L | L | Х | Х | Х | L | | L | Н | L | $\uparrow$ | Н | Н | | L | Н | L | $\uparrow$ | L | L | | L | Н | L | L | Χ | $Q_0$ | | L | Н | Н | Χ | Х | Q <sub>0</sub> | | Н | Χ | X | Χ | X | Z | ### logic symbol† $<sup>\</sup>dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### logic diagram (positive logic) To Eight Other Channels absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |----------------------------------------------------------------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | Output voltage range, VO (see Notes 1 and 2) | | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | Continuous output current, IO | ±50 mA | | Continuous current through each V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package | 81°C/W | | DL package | 74°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 4.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51. ### **SN74ALVCH16823** 18-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS SCES038D – JULY 1995 – REVISED FEBRUARY 1999 #### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |--------------------|-------------------------------------------------------|----------------------------------------------|------------------------|------------------------|------|--| | VCC | Supply voltage | | 1.65 | 3.6 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> | | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | | | | | ٧ <sub>I</sub> | Input voltage | - | 0 | VCC | V | | | ٧o | Output voltage | | 0 | VCC | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | 1 | High level cutout current | V <sub>CC</sub> = 2.3 V | | -12 | A | | | ЮН | DH High-level output current $V_{CC} = 2.7 \text{ V}$ | | | -12 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | I <sub>OL</sub> Lo | Laurelaurelauren aumanet | V <sub>CC</sub> = 2.3 V | | 12 | mA | | | | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | Δt/Δν | Input transition rise or fall rate | • | | 10 | ns/V | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | PARAMETER | TEST CONDITIONS | Vcc | MIN TYPT | MAX | UNIT | | | |---------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------|-----------------|----------------------|------|------|--|--| | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | $I_{OH} = -100 \mu A$ | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 | | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | $I_{OH} = -6 \text{ mA}$ | 2.3 V | 2 | | | | | | $V_{OL} \begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | Voн | | 2.3 V | 1.7 | | V | | | | $V_{OL} \begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | | $I_{OH} = -12 \text{ mA}$ | 2.7 V | 2.2 | | | | | | $V_{OL} \begin{tabular}{l l l l l l l l l l l l l l l l l l l $ | | | 3 V | 2.4 | | | | | | $V_{OL} \begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | 1 | I <sub>OH</sub> = -24 mA | 3 V | 2 | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | 0.2 | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | I <sub>OL</sub> = 4 mA | 1.65 V | | 0.45 | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Va. | I <sub>OL</sub> = 6 mA | 2.3 V | | 0.4 | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | VOL | 12 12 | 2.3 V | | 0.7 | V | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | IOL = 12 IIIA | 2.7 V | | 0.4 | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 1 | I <sub>OL</sub> = 24 mA | 3 V | | 0.55 | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | IĮ | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.6 V | | ±5 | μΑ | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | V <sub>I</sub> = 0.58 V | 1.65 V | 25 | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | V <sub>I</sub> = 1.07 V | 1.65 V | <b>–</b> 25 | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | V <sub>I</sub> = 0.7 V | 2.3 V | 45 | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | I <sub>I</sub> (hold) | V <sub>I</sub> = 1.7 V | 2.3 V | <del>-4</del> 5 | | μΑ | | | | $V_{\rm I} = 0 \text{ to } 3.6 \text{ V}^{\ddagger}$ 3.6 V ±500 | | V <sub>I</sub> = 0.8 V | 3 V | 75 | | | | | | | | V <sub>I</sub> = 2 V | 3 V | <del>-</del> 75 | | | | | | $I_{OZ}$ $V_{O} = V_{CC}$ or GND 3.6 V $\pm 10$ $\mu$ A | | $V_{I} = 0 \text{ to } 3.6 \text{ V}^{\ddagger}$ | 3.6 V | | ±500 | | | | | | loz | $V_O = V_{CC}$ or GND | 3.6 V | | ±10 | μΑ | | | | $I_{CC}$ $V_I = V_{CC}$ or GND, $I_O = 0$ 3.6 V 40 $\mu$ A | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | 40 | μΑ | | | | $\Delta$ I <sub>CC</sub> One input at V <sub>CC</sub> – 0.6 V, Other inputs at V <sub>CC</sub> or GND 3 V to 3.6 V 750 μA | ΔlCC | One input at V <sub>CC</sub> – 0.6 V, Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | 750 | μΑ | | | | Control inputs 4.5 | Control inputs | Vi – Voc or CND | 221/ | 4.5 | | pF | | | | $\begin{array}{c c} C_i & \hline \text{Data inputs} & V_I = V_{CC} \text{ or GND} & 3.3 \text{ V} & 6.5 \end{array}$ | Data inputs | Al = ACC or AMD | 3.3 v | 6.5 | 6.5 | | | | | $C_0$ Outputs $V_0 = V_{CC}$ or GND 3.3 V 7 pF | C <sub>O</sub> Outputs | $V_O = V_{CC}$ or GND | 3.3 V | 7 | | pF | | | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. ‡ This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. ### SN74ALVCH16823 18-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS SCES038D - JULY 1995 - REVISED FEBRUARY 1999 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3) | | | | V <sub>CC</sub> = | 1.8 V | VCC = | 2.5 V | VCC = | 2.7 V | V <sub>CC</sub> = | | UNIT | |--------------------|----------------------------|-----------------------|-------------------|-------|-------|-------|-------|-------|-------------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>clock</sub> | Clock frequency | | | † | | 150 | | 150 | | 150 | MHz | | | Dulas duration | CLR low | † | | 3.3 | | 3.3 | | 3.3 | | | | t <sub>W</sub> | Pulse duration | CLK high or low | † | | 3.3 | | 3.3 | | 3.3 | | ns | | | | CLR inactive | † | | 0.7 | | 0.7 | | 0.8 | | | | | t <sub>SU</sub> Setup time | Data low before CLK↑ | † | | 1.6 | | 1.6 | | 1.3 | | ns | | เรน | | Data high before CLK↑ | † | | 1.1 | | 1.1 | | 1 | | | | | | CLKEN low before CLK↑ | † | | 1.9 | | 1.9 | | 1.5 | | | | | | Data low after CLK↑ | † | | 0.5 | | 0.5 | | 0.5 | | | | th Hold time | Data high after CLK↑ | † | | 0.1 | | 0.1 | | 0.8 | | ns | | | | | CLKEN low after CLK↑ | † | | 0.3 | | 0.3 | | 0.4 | | | <sup>†</sup> This information was not available at the time of publication. ## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3) | PARAMETER FROM | | FROM TO (INPUT) | | $V_{CC} = 1.8 \text{ V}$ $V_{CC} = 2.5 \text{ V}$ $\pm 0.2 \text{ V}$ | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | |------------------|---------|-----------------|-----|-----------------------------------------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|-----| | | (INPUT) | (001701) | MIN | TYP | MIN | MAX | MIN | MAX | MIN | MAX | . | | f <sub>max</sub> | | | † | | 150 | | 150 | | 150 | | MHz | | 4 . | CLK | Q | | † | 1 | 5.8 | | 5.2 | 1 | 4.5 | 20 | | <sup>t</sup> pd | CLR | Q | | † | 1 | 5.4 | | 5.2 | 1.2 | 4.6 | ns | | t <sub>en</sub> | ŌĒ | Q | | † | 1 | 6 | | 5.7 | 1 | 4.8 | ns | | <sup>t</sup> dis | ŌĒ | Q | | † | 1.1 | 5.4 | | 4.7 | 1.3 | 4.5 | ns | <sup>†</sup> This information was not available at the time of publication. #### operating characteristics, T<sub>A</sub> = 25°C | PARAMETER | | | R TEST CONDITIONS | | | V <sub>CC</sub> = 1.8 V V <sub>CC</sub> = 2.5 V | | UNIT | | |-----------|-------------------|-----------------|------------------------|------------|-----|-------------------------------------------------|-----|------|--| | | | | TEST CONDITIONS | | TYP | TYP | TYP | ONIT | | | <u> </u> | Power dissipation | Outputs enabled | C 50 pE | f = 10 MHz | † | 27 | 30 | n.E | | | Cpd | Outputs disable | | $C_L = 50 \text{ pF},$ | 1 = 10 WHZ | † | 16 | 18 | pF | | <sup>†</sup> This information was not available at the time of publication. **VCC** 0 V V<sub>CC</sub>/2 ### PARAMETER MEASUREMENT INFORMATION $V_{CC} = 1.8 \text{ V}$ | TEST | <b>S1</b> | |-----------------|-------------------| | t <sub>pd</sub> | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | V<sub>CC</sub>/2 Input PROPAGATION DELAY TIMES NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \ \Omega$ , $t_f \leq 2 \ ns$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ### PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2$ ns. $t_f \leq 2$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzl and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 2. Load Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V - NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzi and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 3. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated